home *** CD-ROM | disk | FTP | other *** search
/ messroms.de / 2007-01-13_www.messroms.de.zip / CPU / T-11 < prev    next >
Text File  |  2007-01-13  |  16KB  |  241 lines

  1. ----------------------------------------------------------------
  2. |                                                              |
  3. |                                                              |
  4. |                Digital Equipment Corporation                 |
  5. |                                                              |
  6. |                   TTTTTTT       1     1                      |
  7. |                      T         11    11                      |
  8. |                      T          1     1                      |
  9. |                      T    XXX   1     1                      |
  10. |                      T          1     1                      |
  11. |                      T          1     1                      |
  12. |                      T         111   111                     |
  13. |                                                              |
  14. |         T-11 MICROPROCESSOR Instruction Set Summary          |
  15. |                                                              |
  16. |                                                              |
  17. |                                                              |
  18. |                                                              |
  19. |                                                              |
  20. |                    _________    _________                    |
  21. |                  _|         \__/         |_                  |
  22. |      <--> DAL15 |_|1                   40|_| Vcc <--         |
  23. |                  _|                      |_                  |
  24. |      <--> DAL14 |_|2                   39|_| AI7 <-->        |
  25. |                  _|                      |_                  |
  26. |      <--> DAL13 |_|3                   38|_| AI6 <-->        |
  27. |                  _|                      |_                  |
  28. |      <--> DAL12 |_|4                   37|_| AI5 <-->        |
  29. |                  _|                      |_                  |
  30. |      <--> DAL11 |_|5                   36|_| AI4 <-->        |
  31. |                  _|                      |_                  |
  32. |      <--> DAL10 |_|6                   35|_| AI3 <-->        |
  33. |                  _|                      |_                  |
  34. |       <--> DAL9 |_|7                   34|_| AI2 <-->        |
  35. |                  _|                      |_                  |
  36. |        --> BGND |_|8                   33|_| AI1 <-->        |
  37. |                  _|                      |_                  |
  38. |       <--> DAL8 |_|9                   32|_| AI0 <-->        |
  39. |                  _|                      |_                  |
  40. |       <--> DAL7 |_|10     DCT11-AA     31|_| PI -->          |
  41. |                  _|                      |_  ___             |
  42. |       <--> DAL6 |_|11                  30|_| CAS -->         |
  43. |                  _|                      |_  ___             |
  44. |       <--> DAL5 |_|12                  29|_| RAS -->         |
  45. |                  _|                      |_    _             |
  46. |       <--> DAL4 |_|13                  28|_| R/WLB -->       |
  47. |                  _|                      |_    _             |
  48. |       <--> DAL3 |_|14                  27|_| R/WHB -->       |
  49. |                  _|                      |_                  |
  50. |       <--> DAL2 |_|15                  26|_| READY <--       |
  51. |                  _|                      |_                  |
  52. |       <--> DAL1 |_|16                  25|_| SEL0 -->        |
  53. |                  _|                      |_                  |
  54. |       <--> DAL0 |_|17                  24|_| SEL1 -->        |
  55. |            ____  _|                      |_                  |
  56. |        <-- BCLR |_|18                  23|_| XTL0 -->        |
  57. |                  _|                      |_                  |
  58. |         --> PUP |_|19                  22|_| XTL1 <-->       |
  59. |                  _|                      |_                  |
  60. |         --> GND |_|20                  21|_| COUT -->        |
  61. |                   |______________________|                   |
  62. |                                                              |
  63. |                                                              |
  64. |                                                              |
  65. |                                                              |
  66. |                                                              |
  67. |                                                              |
  68. |Written by     Jonathan Bowen                                 |
  69. |               Programming Research Group                     |
  70. |               Oxford University Computing Laboratory         |
  71. |               8-11 Keble Road                                |
  72. |               Oxford OX1 3QD                                 |
  73. |               England                                        |
  74. |                                                              |
  75. |               Tel +44-865-273840                             |
  76. |                                                              |
  77. |Created        May 1983                                       |
  78. |Updated        April 1985                                     |
  79. |Issue          1.1                Copyright (C) J.P.Bowen 1985|
  80. ----------------------------------------------------------------
  81. ----------------------------------------------------------------
  82. |Mnemonic |Opcode|NZVC|Description               |Notes        |
  83. |---------+------+----+--------------------------+-------------|
  84. |ADCb d   |B055DD|****|Add Carry                 |d=d+C        |
  85. |ADD  s,d |06SSDD|****|Add                       |d=s+d        |
  86. |ASLb d   |B063DD|****|Arithmetic Shift Left     |d=d*2        |
  87. |ASRb d   |B062DD|****|Arithmetic Shift Right    |d=d/2        |
  88. |BCC  a   |1030XX|----|Branch if Carry Clear     |If C=0       |
  89. |BCS  a   |1034XX|----|Branch if Carry Set       |If C=1       |
  90. |BEQ  a   |0014XX|----|Branch if Equal           |If Z=0       |
  91. |BGE  a   |0020XX|----|Branch if Greater or Equal|If NxV=0     |
  92. |BGT  a   |0030XX|----|Branch if Greater Than    |If Zv{NxV}=0 |
  93. |BICb s,d |B4SSDD|**0-|Bit Clear                 |d=d&{~s}     |
  94. |BISb s,d |B5SSDD|**0-|Bit Set (OR)              |d=dvs        |
  95. |BITb s,d |B3SSDD|**0-|Bit Test (AND)            |d&s          |
  96. |BHI  a   |1010XX|----|Branch if Higher          |If CvZ=0     |
  97. |BHIS a   |1030XX|----|Branch if Higher or Same  |If C=0       |
  98. |BLE  a   |0034XX|----|Branch if Less or Equal   |If Zv{NxV}=1 |
  99. |BLT  a   |0024XX|----|Branch if Less Than       |If NxV=1     |
  100. |BLO  a   |1034XX|----|Branch if Lower           |If C=1       |
  101. |BLOS a   |1014XX|----|Branch if Lower or Same   |If CvZ=1     |
  102. |BMI  a   |1004XX|----|Branch if Minus           |If N=1       |
  103. |BNE  a   |0010XX|----|Branch if Not Equal       |If Z=1       |
  104. |BPL  a   |1000XX|----|Branch if Plus            |If N=0       |
  105. |BPT      |000003|----|Breakpoint Trap           |Vector at 14 |
  106. |BR   a   |0004XX|----|Branch                    |PC=PC+2*XX   |
  107. |BVC  a   |1020XX|----|Branch if Overflow Clear  |If V=0       |
  108. |BVS  a   |1024XX|----|Branch if Overflow Set    |If V=1       |
  109. |CALL d   |0047DD|----|Call subroutine           | (= JSR PC,d)|
  110. |CCC      |000257|0000|Clear all Condition Codes |{C,N,V,Z}=0  |
  111. |CLC      |000241|---0|Clear Carry               |C=0          |
  112. |CLN      |000250|0---|Clear Negative            |N=0          |
  113. |CLRb d   |B050DD|0100|Clear                     |d=0          |
  114. |CLV      |000242|--0-|Clear Overflow            |V=0          |
  115. |CLZ      |000244|-0--|Clear Zero                |Z=0          |
  116. |CMPb s,d |B2SSDD|****|Compare                   |s-d          |
  117. |COMb d   |B051DD|**01|Complement                |d=~d         |
  118. |DECb d   |B053DD|***-|Decrement                 |d=d-1        |
  119. |EMT  t   |1040TT|----|Emulator Trap             |Vector at 30 |
  120. |HALT     |000000|----|Halt                      |             |
  121. |INCb d   |B052DD|***-|Increment                 |d=d+1        |
  122. |IOT      |000004|----|Input/Output Trap         |Vector at 20 |
  123. |JMP  d   |0001DD|----|Jump                      |PC=d         |
  124. |JSR  r,d |004RDD|----|Jump to Subroutine        |r=PC,PC=d    |
  125. |MFPS d   |1067DD|**0-|Move From Processor Status|d=PS   (byte)|
  126. |MOVb s,d |B1SSDD|**0-|Move                      |d=s          |
  127. |MTPS s   |1064SS|****|Move To Processor Status  |PS=s   (byte)|
  128. |NEGb d   |B054DD|****|Negate                    |d=-d         |
  129. |NOP      |000240|----|No Operation              |             |
  130. |RESET    |000005|----|Reset external bus        |             |
  131. |RETURN   |000207|----|Return from subroutine    |   (= RTS PC)|
  132. |ROLb d   |B061DD|****|Rotate Left               |d={C,d}<-    |
  133. |RORb d   |B060DD|****|Rotate Right              |d=->{C,d}    |
  134. |RTI      |000002|----|Return from Interrupt     |{PC,PS}=(SP)+|
  135. |RTS  r   |00020R|----|Return from Subroutine    |PC=r,r=(SP)+ |
  136. |RTT      |000006|----|Return from interrupt     |Inhibit T-bit|
  137. |SBCb d   |B056DD|****|Subtract Carry            |d=d-C        |
  138. |SCC      |000277|1111|Set all Condition Codes   |{C,N,V,Z}=1  |
  139. |SEC      |000261|---1|Set Carry                 |C=1          |
  140. |SEN      |000270|1---|Set Negative              |N=1          |
  141. |SEV      |000262|--1-|Set Overflow              |V=1          |
  142. |SEZ      |000264|-1--|Set Zero                  |Z=1          |
  143. |SOB  r,a |077RNN|----|Subtract One and Branch   |PC=PC-2*NN   |
  144. |SUB  s,d |16SSDD|****|Subtract                  |d=d-s        |
  145. |SWAB d   |0003DD|**00|Swap Bytes                |             |
  146. |SXT  d   |0067DD|-*0-|Sign Extend               |d=0 or -1    |
  147. |TRAP t   |1044TT|----|Trap                      |Vector at 34 |
  148. |TSTb d   |B055DD|**00|Test                      |d            |
  149. |WAIT     |000001|----|Wait for interrupt        |             |
  150. |XOR  r,d |074RDD|**0-|Exclusive OR              |d=dxr        |
  151. |---------+------+----+----------------------------------------|
  152. |         |     B|    |0 for word, 1 for byte (1 bit)          |
  153. |         |    DD|    |Destination field (6 bits)              |
  154. |         |     N|    |Number (3 bits)                         |
  155. |         |    NN|    |Number (6 bits)                         |
  156. |         |     R|    |Register (3 bits, R0-5/SP/PC)           |
  157. |         |    SS|    |Source field (6 bits)                   |
  158. |         |    TT|    |Number (8 bits)                         |
  159. |         |    XX|    |Offset (8 bits, -128 to +127)           |
  160. ----------------------------------------------------------------
  161. ----------------------------------------------------------------
  162. |Mnemonic        |NZVC|Description                             |
  163. |----------------+----+----------------------------------------|
  164. | PSW            |-*01|Flag unaffected/affected/reset/set      |
  165. |                |    |Priority interrupt (Bit 7)              |
  166. | T              |    |Trace trap (Bit 4)                      |
  167. | N              |N   |Negative (Bit 3)                        |
  168. | Z              | Z  |Zero (Bit 2)                            |
  169. | V              |  V |Overflow (Bit 1)                        |
  170. | C              |   C|Carry (Bit 0)                           |
  171. |---------------------+----------------------------------------|
  172. | r                   |Register (mode 0)                       |
  173. | (r)                 |Register deferred (mode 1)              |
  174. | @r                  | ditto                                  |
  175. | (r)+                |Auto-increment (mode 2)                 |
  176. | @(r)+               |Auto-increment deferred (mode 3)        |
  177. | -(r)                |Auto-decrement (mode 4)                 |
  178. | @-(r)               |Auto-decrement deferred (mode 5)        |
  179. | nn(r)               |Index (mode 6)                          |
  180. | @nn(r)              |Index deferred (mode 7)                 |
  181. | #nn                 |Immediate (mode 2, r=PC)                |
  182. | @#nn                |Absolute (mode 3, r=PC)                 |
  183. | nn                  |Relative (mode 6, r=PC)                 |
  184. | @nn                 |Relative deferred (mode 7, r=PC)        |
  185. |---------------------+----------------------------------------|
  186. | Rn                  |General purpose Register (16-bit, n=0-5)|
  187. | SP                  |Stack Pointer (16-bit, R6)              |
  188. | PC                  |Program Counter (16-bit, R7)            |
  189. | PS                  |Processor Status (16-bit)               |
  190. |---------------------+----------------------------------------|
  191. | a                   |Relative address                        |
  192. | b                   |Blank or B for word or byte operand(s)  |
  193. | d                   |Destination                             |
  194. | n                   |Register Number (0 to 5)                |
  195. | nn                  |16-bit expression (0 to 65535)          |
  196. | r                   |Register (Rn,SP,PC)                     |
  197. | s                   |Source                                  |
  198. | t                   |Trap number                             |
  199. | +                   |Arithmetic addition                     |
  200. | -                   |Arithmetic subtraction                  |
  201. | *                   |Arithmetic multipication                |
  202. | /                   |Arithmetic division                     |
  203. | ^                   |Arithmetic exponent                     |
  204. | &                   |Logical AND                             |
  205. | ~                   |Logical NOT                             |
  206. | v                   |Logical inclusive OR                    |
  207. | x                   |Logical exclusive OR                    |
  208. | <-                  |Rotate left                             |
  209. | ->                  |Rotate right                            |
  210. | { }                 |Combination of operands                 |
  211. | -->                 |Input pin                               |
  212. | <--                 |Output pin                              |
  213. | <-->                |Input/output pin                        |
  214. |---------------------+----------------------------------------|
  215. | DEC                 |Digital Equipment Corporation           |
  216. | PSW                 |Processor Status Word                   |
  217. |---------------------+----------------------------------------|
  218. | 000                 |Reserved vector                         |
  219. | 004                 |Time-out/system error vector            |
  220. | 010                 |Illegal and reserved instruction vector |
  221. | 014                 |BPT instruction vector                  |
  222. | 020                 |IOT instruction vector                  |
  223. | 024                 |Power fail vector                       |
  224. | 030                 |EMT instruction vector                  |
  225. | 034                 |TRAP instruction vector                 |
  226. | 060                 |Console input device vector             |
  227. | 064                 |Console output device vector            |
  228. | 100                 |External event line interrupt vector    |
  229. | 160000-177776       |Device addresses                        |
  230. |--------------------------------------------------------------|
  231. |                                                              |
  232. |                                                              |
  233. |                                                              |
  234. |                                                              |
  235. |                                                              |
  236. |                                                              |
  237. |                                                              |
  238. |                                                              |
  239. |                                                              |
  240. ----------------------------------------------------------------
  241.